

# **GENERAL DESCRIPTION**

DP2281 is a highly integrated current mode PWM control IC optimized for high performance, low standby power and cost effective offline flyback converter applications.

PWM switching frequency at normal operation is internally fixed and is trimmed to tight range. At no load or light load condition, the IC operates in extended burst mode to minimize switching loss, which can achieve less than 75mW standby.

VDD low startup current and low operating current contribute to a reliable power on startup and low standby design with DP2281.

DP2281 offers comprehensive protections coverage with automatic self-recovery feature including Cycle-by-Cycle current limiting (OCP), over load protection (OLP), on-chip Thermal Shutdown (OTP), VDD over voltage protection (VDD OVP) and VDD under voltage lockout (UVLO), etc. Excellent EMI performance is achieved with frequency shuffling and soft totem pole gate drive

The tone energy at below 20KHz is minimized in the design and audio noise is eliminated during operation.

DP2281 is offered in SOT23-6 package.

#### **FEATURES**

- Less than 75mW Standby Power at Universal Input
- Power on Soft Start Reducing MOSFET Vds Stress
- Frequency Shuffling for EMI
- Fixed 65KHz Switching Frequency
- Internal Synchronized Slope Compensation
- Low VDD Startup Current and Low Operating Current
- Built-in Leading Edge Blanking
- On-chip Thermal Shutdown
- Soft Gate Driver for Good EMI Performance
- Over Load Protection
- Cycle-by-Cycle Current Limiting
- VDD Under Voltage Lockout with Hysteresis (UVLO)
- VDD OVP & Clamp

# **APPLICATIONS**

Offline AC/DC flyback converter for

- AC/DC Adapter
- Open-frame SMPS

## TYPICAL APPLICATION





## **GENERAL INFORMATION**

#### **Pin Configuration**

The pin map of SOP8 package is shown as below.



**Ordering Information** 

| Part Number | Description             |
|-------------|-------------------------|
| DP2281      | SOT23-6, Pb free in T&R |

**Package Dissipation Rating** 

| Package | RθJA (℃/W) |  |  |  |  |
|---------|------------|--|--|--|--|
| SOT23-6 | 200        |  |  |  |  |

#### **Absolute Maximum Ratings**

| Absolute Muximum Rutings                                                                   |                 |  |  |  |  |  |
|--------------------------------------------------------------------------------------------|-----------------|--|--|--|--|--|
| Parameter                                                                                  | Value           |  |  |  |  |  |
| VDD Zener Clamp Voltage                                                                    | $V_{DD\ Clamp}$ |  |  |  |  |  |
| VDD Clamp Continuous Current                                                               | 10 mA           |  |  |  |  |  |
| CS Input Voltage                                                                           | -0.3 to 7V      |  |  |  |  |  |
| FB Input Voltage                                                                           | -0.3 to 7V      |  |  |  |  |  |
| GATE Voltage Range                                                                         | 20V             |  |  |  |  |  |
| Maximum Operating Junction Temperature T <sub>J</sub>                                      | 150 °C          |  |  |  |  |  |
| $\begin{array}{c} \text{Min/Max Storage Temperature} \\ \text{T}_{\text{stq}} \end{array}$ | -55 to 150 °C   |  |  |  |  |  |
| Lead Temperature (Soldering, 10secs)                                                       | 260 °C          |  |  |  |  |  |

**Note:** Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute maximum-rated conditions for extended periods may affect device reliability.

# **Marking Information**



# Description:

- 1.1. "DPXX" for product name: D represents DP brand, P represents the power supply, XX represent behalf of the name (such as: "81" mean "DP2281").
- 1.2. The second line of "XXXX" is for tracking batch number.
- 1.3. the first X means last year, (such as: "6" represents "2016"). the second X represent month, in the 12 letters (from A to L). the third and fourth X represent date, from "01" to "31".



# **TERMINAL ASSIGNMENTS**

| Pin Num | Pin Name | I/O | Description                                                                                                                                                                      |  |  |
|---------|----------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| 1       | GND      | Р   | Ground.                                                                                                                                                                          |  |  |
| 2       | FB       | -   | Feedback pin. The loop regulation is achieved by connecting a photo-coupler to this pin. PWM duty cycle is determined by this pin voltage and the current sense signal at Pin 4. |  |  |
| 3       | NC       | -   | No connection.                                                                                                                                                                   |  |  |
| 4       | CS       | I   | Current sense input.                                                                                                                                                             |  |  |
| 5       | VDD      | Р   | Power supply.                                                                                                                                                                    |  |  |
| 6       | GATE     | 0   | Totem-pole gate driver output to drive the external MOSFET.                                                                                                                      |  |  |

# **BLOCK DIAGRAM**





# RECOMMENDED OPERATING CONDITION

| Symbol         | Parameter                     | Min | Max | Unit |
|----------------|-------------------------------|-----|-----|------|
| VDD            | VDD Supply Voltage            | 11  | 26  | V    |
| T <sub>A</sub> | Operating Ambient Temperature |     | 85  | °C   |

# **ELECTRICAL CHARACTERISTICS**

(T<sub>A</sub> = 25<sup>o</sup>C, VDD=18V if not otherwise noted)

| Symbol                                      | Parameter                                | Test Conditions                      | Min       | Тур  | Max  | Unit     |  |
|---------------------------------------------|------------------------------------------|--------------------------------------|-----------|------|------|----------|--|
| Supply Voltage Section (VDD Pin)            |                                          |                                      |           |      |      |          |  |
| I <sub>VDD_st</sub>                         | Start-up current into VDD pin            | $\Lambda_{\Lambda}$                  |           | 2    | 10   | uA       |  |
| I <sub>VDD Op</sub>                         | Operation Current                        | V <sub>FB</sub> =3V,GATE=1nF         |           | 1.2  | 2    | mA       |  |
| I <sub>VDD standby</sub>                    | Standby Current                          |                                      | $\Lambda$ | 0.4  | 1    | mA       |  |
| $V_{DD\_ON}$                                | VDD Under Voltage Lockout Exit           |                                      | 13.5      | 14.5 | 15.5 | <b>V</b> |  |
| $V_{DD\_OFF}$                               | VDD Under Voltage Lockout Enter          | $\Delta \Delta \Delta \Delta \Omega$ | 8.6       | 9.4  | 10.2 | >        |  |
| $V_{\rm DD\ OVP}$                           | VDD OVP Threshold                        |                                      | 27        | 28.5 | 30   | V        |  |
| $V_{DD\_Clamp}$                             | VDD Zener Clamp<br>Voltage               | $I(V_{DD}) = 7 \text{ mA}$           | 30.5      | 32   | 33.5 | >        |  |
| Feedback Input                              |                                          |                                      |           |      |      |          |  |
| V <sub>FB Open</sub>                        | FB Open Voltage                          |                                      | 4.5       | 5.4  | 6    | V        |  |
| I <sub>FB_Short</sub>                       | FB Short Circuit Current                 | Short FB Pin to GND, Measure Current |           | 0.3  |      | mA       |  |
| A <sub>CS</sub>                             | PWM Gain                                 | $\Delta V_{FB} / \Delta V_{CS}$      |           | 2.0  |      | V/V      |  |
| V <sub>skip</sub>                           | FB Under Voltage GATE Clock is OFF       |                                      |           | 1.0  |      | V        |  |
| V <sub>TH_OLP</sub>                         | Power Limiting FB Threshold Voltage      |                                      |           | 3.6  |      | >        |  |
| T <sub>D_OLP</sub>                          | Power Limiting Debounce Time             |                                      |           | 43   |      | ms       |  |
| Z <sub>FB IN</sub>                          | FB Input Impedance                       |                                      |           | 20   |      | Kohm     |  |
| Current Sense In                            | put Section (CS Pin)                     |                                      |           |      |      |          |  |
| T <sub>LEB</sub>                            | CS Input Leading Edge Blanking Time      |                                      |           | 250  |      | ns       |  |
| $V_{cs(max)}$                               | Current limiting threshold               |                                      | 0.97      | 1.0  | 1.03 | V        |  |
| T <sub>D_OCP</sub>                          | Over Current Detection and Control Delay |                                      |           | 70   |      | ns       |  |
| Oscillator Section                          |                                          |                                      |           |      |      |          |  |
| F <sub>osc</sub>                            | Normal Oscillation Frequency             |                                      | 60        | 65   | 70   | KHz      |  |
| Δ F(shuffle)<br>/F <sub>osc</sub>           | Frequency Shuffling Range                |                                      | -4        |      | 4    | %        |  |
| D <sub>MAX</sub>                            | Maximum Switching Duty Cycle             |                                      |           | 66.7 |      | %        |  |
| F <sub>Bust</sub> Burst Mode Base Frequency |                                          |                                      |           | 22   |      | KHz      |  |
| On-chip Therma                              |                                          |                                      |           |      |      |          |  |



# High Performance Current Mode PWM Controller

| T <sub>SD</sub>                | Thermal Shutdown    |                   |     | 165 |   | °C |  |  |
|--------------------------------|---------------------|-------------------|-----|-----|---|----|--|--|
| T <sub>RC</sub>                | Thermal Recovery    |                   |     | 140 |   | °C |  |  |
| GATE Driver Section (GATE pin) |                     |                   |     |     |   |    |  |  |
| V <sub>OL</sub>                | Output Low Level    | Igate_sink=20mA   |     |     | 1 | V  |  |  |
| V <sub>OH</sub>                | Output High Level   | Igate_source=20mA | 7.5 |     |   | V  |  |  |
| $V_{G\ clamp}$                 | Output Clamp Level  | VDD=24V           |     | 16  |   | V  |  |  |
| T_r                            | Output Rising Time  | GATE=1nF          |     | 150 |   | ns |  |  |
| T_f                            | Output Falling Time | GATE=1nF          |     | 60  |   | ns |  |  |





# **CHARACTERIZATION PLOTS**















# **OPERATION DESCRIPTION**

DP2281 is a highly integrated current mode PWM control IC optimized for high performance, low standby and cost effective offline flyback converter applications. The IC can achieve less than 75mW standby power and helps the design easily to meet the international power conservation requirements.

## Startup Current and Start up Control

Startup current of DP2281 is designed to be very low so that VDD could be charged up above UVLO threshold level and device starts up quickly. A large value startup resistor can therefore be used to minimize the power loss yet reliable startup in application.

#### Operating Current

The operating current of DP2281 is as low as 1.2mA. Good efficiency is achieved by the low operating current together with extended burst mode control schemes at No/light load conditions.

#### Soft Start

DP2281 features an internal 4ms (typical) soft start to soften the electrical stress occurring in the power supply during startup. It is activated during the power on sequence. As soon as VDD reaches UVLO(OFF), the peak current is gradually increased from nearly zero to the maximum level of 1V. Every restart up is followed by a soft start.

# Oscillator with Frequency Shuffling

PWM switching frequency in DP2281 is fixed to 65KHz and is trimmed to tight range. To improve system EMI performance, DP2281 operates the system with 4% frequency shuffling around setting frequency.

# Current Sensing and Leading Edge Blanking

Cycle-by-Cycle current limiting is offered in DP2281. The switch current is detected by a sense resistor into the CS pin. An internal leading edge blanking circuit is built in. During this blanking period (250ns, typical), the cycle-by-cycle current limiting comparator is disabled and cannot switch off the GATE driver.

#### Synchronous Slope Compensation

In DP2281, the synchronous slope compensation circuit is integrated by adding voltage ramp onto the current sense input voltage for PWM generation. This greatly improves the close loop stability at CCM and

prevents the sub-harmonic oscillation and thus reduces the output ripple voltage.

#### Extended Burst Mode Operation

At zero load or light load condition, most of the power dissipation in a switching mode power supply is from switching loss on the MOSFET transistor, the core loss of the transformer and the loss on the snubber circuit. Reducing switching events leads to the reduction on the power loss and thus conserves the energy.

DP2281 self adjusts the switching mode according to the loading condition. At no load or light load condition, the FB input is below burst mode threshold level. Device enters Burst Mode control. The Gate drive output switches only when VDD voltage drops below a preset level and FB input is active to output an on state. Otherwise the gate drive remains at off state to minimize the switching loss thus reduce the standby power consumption to the greatest extension. The nature of high frequency switching also reduces the audio noise at any loading conditions.

#### Audio Noise Free Operation

DP2281 can provide audio noise free operation from full loading to zero loading.

## On-chip Thermal Shutdown (OTP)

When the IC temperature is over 165 °C, the IC shuts down. Only when the IC temperature drops to 135 °C, IC will restart.

#### VDD OVP and Zener Clamp

When VDD voltage is higher than 28.5V (typical), the IC will stop switching. This will cause VDD fall down to be lower than VDD\_OFF (typical 9.4V) and then the system will restart up again. An internal 32V (typical) zener clamp is integrated to prevent the IC from damage.

# Soft Gate Drive

DP2281 has a soft totem-pole gate driver with optimized EMI performance. An internal 16V clamp is added for MOSFET gate protection at higher than expected VDD input. Too weak the gate drive strength results in higher conduction and switch loss of MOSFET while too strong gate drive output compromises the EMI.

Good tradeoff is achieved through the built-in totem pole gate drive design with right output strength and dead time control. The low idle loss and good EMI system design is easier to achieve with this dedicated control scheme.



# **Package Dimension**

# SOT23-6



| Symbol | Dimensions I | n Millimeters | Dimension | s In Inches |
|--------|--------------|---------------|-----------|-------------|
| Symbol | Min          | Max           | Min       | Max         |
| Α      | 0.900        | 1.200         | 0.035     | 0.047       |
| A1     | 0.000        | 0.150         | 0.000     | 0.006       |
| A2     | 0.900        | 1.100         | 0.035     | 0.043       |
| b      | 0.300        | 0.500         | 0.012     | 0.020       |
| С      | 0.100        | 0.200         | 0.004     | 0.008       |
| D      | 2.800        | 3.020         | 0.110     | 0.119       |
| E      | 1.500        | 1.700         | 0.059     | 0.067       |
| E1     | 2.600        | 3.000         | 0.102     | 0.118       |
| е      | 0.950        | (BSC)         | 0.037     | (BSC)       |
| e1     | 1.800        | 2.000         | 0.071     | 0.079       |
| L      | 0.300        | 0.600         | 0.012     | 0.024       |
| θ      | 0°           | 8°            | 0°        | 8°          |