#### **Features** ■ Single, 16-/14-/12-Bit Pin Compatible DACs TPC116S1: 16bit TPC114S1: 14bit TPC112S1: 12bit ■ Low Power Consumption(90µA typ) ■ Differential Nonlinearity: ±1LSB(max) Glitch Energy: 2nV-s Power-On Reset to Zero Supply Range: 2.7V to 5.5V Buffered Rail-to-Rail Output Operation Safe Power-On Reset (POR) to Zero DAC Output ■ Fast 30MHz, 3-Wire, SPI/QSPI/MICROWIRE-Compatible Serial Interface Schmitt-Trigger Inputs for Direct Optocoupler Interface SYNC Interrupt Facility High Performance Drop-In Compatible With DAC8551,DAC7512 ■ Available in a Tiny MSOP-8 Package ## **Applications** - Gain and Offset Adjustment - 2-Wire Sensors - Process Control and Servo Loops - Portable Instrumentation - Programmable voltage and current sources - Programmable attenuators - Automatic Test Equipment ### **Description** The TPC116S1/TPC114S1/TPC112S1 are pin compatible 12-bit, 14-bit and 16-bit digital-to-analog converter, these series product are single channel, low power, buffered voltage-out DACs and are guaranteed monotonic by design. The devices use a precision external reference applied through the high resistance input for rail-to-rail operation and low system power consumption. The TPC116S1/TPC114S1/TPC112S1 accepts a wide 2.7V to 5.5V supply voltage range. The parts incorporate a power-on reset circuit to ensure that the DAC output powers up to 0~V and remains there until a valid write takes place. The parts contain a power-down feature that reduces the current consumption of the device to 400~nA at 5~V and provides software-selectable output loads while in power-down mode. The power consumption is 0.45~mW at 5~V, reducing to $1\mu W$ in power-down mode. The TPC116S1/TPC114S1/TPC112S1 on-chip precision output amplifier allows rail-to-rail output swing to be achieved. For remote sensing applications, the output amplifier's inverting input is available to the user. The TPC116S1/TPC114S1/TPC112S1 use a versatile 3-wire serial interface that operates at clock rates up to 30 MHz and is compatible with standard SPI®, QSPI™, MICROWIRE™, and DSP interface standards. The TPC116S1/TPC114S1/TPC112S1 are available in an small size 8-pin MSOP package, all package are specified over the -40°C to +125°C extended industrial temperature range. ♣ 3PEAK and the 3PEAK logo are registered trademarks of 3PEAK INCORPORATED. All other trademarks are the property of their respective owners. ## Package Information (Top View) ## Single 16-/14-/12-Bit, Low Power, High Performance DACs #### **Order Information** | Model Name | Order Number | Package | Transport Media, Quantity | Marking<br>Information | |------------|--------------|------------|---------------------------|------------------------| | TPC112S1 | TPC112S1-VR | 8-Pin MSOP | Tape and Reel, 3,000 | C112S1 | | TPC114S1 | TPC114S1-VR | 8-Pin MSOP | Tape and Reel, 3,000 | C114S1 | | TPC116S1 | TPC116S1-VR | 8-Pin MSOP | Tape and Reel, 3,000 | C116S1 | ### Absolute Maximum Ratings Note 1 | Supply Voltage: V <sup>+</sup> – V <sup>- Note 2</sup> 6.5V | Operating Temperature Range40°C to 125°C | |-------------------------------------------------------------|--------------------------------------------| | Input Voltage $V^ 0.3$ to $V^+ + 0.3$ | Maximum Junction Temperature 150°C | | Input Current: +IN, –IN Note 3 ±20mA | Storage Temperature Range –65°C to 150°C | | Output Short-Circuit Duration Note 4 Indefinite | Lead Temperature (Soldering, 10 sec) 260°C | **Note 1:** Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. Exposure to any Absolute Maximum Rating condition for extended periods may affect device reliability and lifetime. Note 2: The supplies must be established simultaneously, with, or before, the application of any input signals. **Note 3:** The inputs are protected by ESD protection diodes to each power supply. If the input extends more than 500mV beyond the power supply, the input current should be limited to less than 10mA. **Note 4**: A heat sink may be required to keep the junction temperature below the absolute maximum. This depends on the power supply voltage and how many amplifiers are shorted. Thermal resistance varies with the amount of PC board metal connected to the package. The specified values are for short traces connected to the leads. ## **ESD, Electrostatic Discharge Protection** | Symbol | Parameter | Condition | Minimum Level | Unit | |--------|--------------------------|------------------------|---------------|------| | HBM | Human Body Model ESD | ANSI/ESDA/JEDEC JS-001 | 8000 | V | | CDM | Charged Device Model ESD | ANSI/ESDA/JEDEC JS-002 | 2000 | V | #### Thermal Resistance | Package Type | θJA | <b>θ</b> ЈС | Unit | | | |--------------|-----|-------------|------|--|--| | 8-Pin MSOP | 210 | 45 | °C/W | | | ## **Electrical Characteristics** $(V_{DD} = 5V, V_{REF} = 5V, C_L = 100pF, R_L = 10k\Omega, T_A = -40^{\circ}C$ to +125°C, unless otherwise noted. Typical values are at $T_A = +25^{\circ}C$ .) | SYMBOL | PARAMETER | CONDITIONS | MIN | TYP | MAX | UNITS | | | | | |------------------|-------------------------------|----------------------------------|----------|-------|--------------------|--------------|--|--|--|--| | STATIC AC | CCURACY (Note 5) | | | | | ı | | | | | | | | TPC112S1 | 12 | | | | | | | | | N | Resolution | TPC114S1 | 14 | | | Bits | | | | | | | | TPC116S1 | 16 | | | | | | | | | | | TPC112S1 (12-bit) (Note 6) | -2 | ±0.25 | 2 | | | | | | | INL | Integral Nonlinearity | TPC114S1 (14-bit) (Note 6) | -8 | ±1 | 8 | LSB | | | | | | | | TPC116S1 (16-bit) (Note 6) | -16 | ±8 | 16 | | | | | | | | | TPC112S1 (12-bit) (Note 6) | -1 | ±0.05 | 1 | | | | | | | DNL | Differential Nonlinearity | TPC114S1 (14-bit) (Note 6) | -1 | ±0.1 | 1 | LSB | | | | | | | | TPC116S1 (16-bit) (Note 6) | -1 | ±0.5 | 1 | | | | | | | | Zero Offset Error | | | 6.5 | 30 | mV | | | | | | OE | Full-Scale Offset Error | | -30 | 0 | 30 | mV | | | | | | | Offset-Error Drift | | | ±1 | | μV/°C | | | | | | GE | Gain Error | | -0.3 | ±0.13 | 0.3 | %FS | | | | | | | Gain Temperature Coefficient | | | ±2 | | ppmFS/<br>°C | | | | | | REFERENC | CE INPUT | | <u>.</u> | | | 1 | | | | | | V <sub>REF</sub> | Reference-Input Voltage Range | | 2 | | $V_{DD}$ | V | | | | | | R <sub>REF</sub> | Reference-Input Impedance | | | 333 | | kΩ | | | | | | DAC OUTP | UT | | | | | | | | | | | | Output Voltage Range | No load (typical) | | | V <sub>REF</sub> | | | | | | | | | 10 kΩ load | 0.2 | | V <sub>REF</sub> - | V | | | | | | | DC Output Impedance | | | 0.1 | | Ω | | | | | | CL | Congoitive Load (Note 9) | Series resistance = 0Ω | | | 0.1 | nF | | | | | | GL | Capacitive Load (Note 8) | Series resistance = 1kΩ | | | 15 | μF | | | | | | RL | Resistive Load (Note 8) | | 5 | | | kΩ | | | | | | | Short-Circuit Current | V <sub>DD</sub> = 5.5V | | 35 | | mA | | | | | | | Power-Up Time | From power-down mode | | 25 | | μs | | | | | | DIGITAL IN | IPUTS (SCLK, DIN, SYNC) | | | | | | | | | | | | Lea CIP Is Walley | V <sub>DD</sub> = 5V | 2 | | | V | | | | | | $V_{IH}$ | Input High Voltage | V <sub>DD</sub> = 3.3V | 1.5 | | | V | | | | | | \/ | Input Law Valtage | V <sub>DD</sub> = 5V | | | 0.6 | V | | | | | | $V_{IL}$ | Input Low Voltage | V <sub>DD</sub> = 3.3V | | | 0.4 | V | | | | | | l <sub>IN</sub> | Input Leakage Current | $V_{IN} = 0V \text{ or } V_{DD}$ | | ±0.1 | ±1 | μA | | | | | | Cin | Input Capacitance | | | 1 | | pF | | | | | ## Single 16-/14-/12-Bit, Low Power, High Performance DACs ## **Electrical Characteristics(continued)** $(V_{DD} = 5V, V_{REF} = 5V, C_L = 100pF, R_L = 10k\Omega, T_A = -40^{\circ}C$ to +125°C, unless otherwise noted. Typical values are at $T_A = +25^{\circ}C$ . | SYMBOL | PARAMETER | CONDITIONS | MIN | TYP | MAX | UNITS | |------------------|------------------------------|------------------------------------------------------------------------------------------------------------------------|-----|------|-----|-------------------| | V <sub>HYS</sub> | Hysteresis Voltage | | | 0.15 | | V | | DYNAMIC I | PERFORMANCE (Note 8) | | | | | | | SR | Voltage-Output Slew Rate | Positive and negative | | 1 | | V/µs | | | Voltage-Output Settling Time | 1/4 scale to 3/4 scale, to $\leq$ 0.5 LSB, 14-bit | | 14 | | μs | | | Reference -3dB Bandwidth | Hex code = 800 (TPC112S1), Hex code = 2000 (TPC114S1), Hex code = 8000 (TPC116S1) | | 100 | | kHz | | | Digital Feedthrough | Code = 0, all digital inputs from 0V to VDD, SCLK < 50MHz | | 0.5 | | nV • s | | | DAC Glitch Impulse | Major code transition | | 2 | | nV • s | | | Output Noise | 10kHz | | 90 | | nV/ √ Hz | | | Integrated Output Noise | 0.1Hz to 10Hz | | 45 | | μV <sub>P-P</sub> | | POWER RE | QUIREMENTS | | | | | | | $V_{DD}$ | Supply Voltage | | 2.7 | | 5.5 | V | | loo | Supply Current | No load; all digital inputs at 0V or V <sub>DD</sub> , supply current only; excludes reference input current, midscale | | 90 | 130 | μΑ | | | Power-Down Supply Current | No load, all digital inputs at 0V or V <sub>DD</sub> | | 0.4 | 1 | μA | Note 5: Linearity is tested within 20mV of GND and $V_{DD}$ . Note 6: Gain and offset is tested within 100mV of GND and $V_{DD}$ . Note 7: Guaranteed by design; not production tested. **Note 8:** All timing specifications measured with $V_{IL} = V_{GND}$ , $V_{IH} = V_{DD}$ . ### **Serial Write Operation** Figure 1. 16-Bit Serial-Interface Timing Diagram (TPC112S1) Figure 2. 16-Bit Serial-Interface Timing Diagram (TPC114S1) Figure 3. 24-Bit Serial-Interface Timing Diagram (TPC116S1) | TIMING CHAR | ACTERISTICS (Figures 1,2 and 3) | | | | | | |-------------------|-----------------------------------|------------|-----|-----|-----|-------| | SYMBOL | PARAMETER | CONDITIONS | MIN | TYP | MAX | UNITS | | fsclk | Serial Clock Frequency | | 0 | | 30 | MHz | | tсн | SCLK Pulse-Width High | | 8 | | | ns | | tcL | SCLK Pulse-Width Low | | 8 | | | ns | | tcsso | SYNC Fall to SCLK Fall Setup Time | | 8 | | | ns | | t <sub>CSH0</sub> | SYNC Fall to SCLK Fall Hold Time | | 0 | | | ns | | t <sub>CSH1</sub> | SYNC Rise to SCLK Fall Hold Time | | 0 | | | ns | | tcsa | SYNC Rise to SCLK Fall | | | | 12 | ns | | tcsf | SCLK Fall to SYNC Fall | | 100 | | | ns | | tos | DIN to SCLK Fall Setup Time | | 5 | | | ns | | tон | DIN to SCLK Fall Hold Time | | 4.5 | | | ns | | tcspw | SYNC Pulse-Width High | | 20 | | | ns | | tclpw | SYNC Pulse-Width Low | | 20 | | | ns | | tcsc | SYNC Rise to SYNC Fall | | 20 | | | ns | ## **Typical Performance Characteristics** $V_S = 5V$ , At $T_A = +25$ °C, unless otherwise specified INL and DNL vs. Digital Input Code(+25°C TPC116S1) **Digital Input Code** INL and DNL vs. Digital Input Code(+125°C TPC116S1) Digital Input Code INL and DNL vs. Digital Input Code(-40°C TPC114S1) **Digital Input Code** INL and DNL vs. Digital Input Code(-40°C TPC116S1) **Digital Input Code** INL and DNL vs. Digital Input Code(+25°C TPC114S1) **Digital Input Code** INL and DNL vs. Digital Input Code(+125°C TPC114S1) **Digital Input Code** ## Single 16-/14-/12-Bit, Low Power, High Performance DACs **Typical Performance Characteristics** $V_S = 5V$ , At $T_A = +25$ °C, unless otherwise specified Zero-Scale Error vs. Temperature (TPC112S1) Full-Scale Error vs. Temperature (TPC112S1) INL and DNL vs. Digital Input Code (-40°C TPC112S1) INL and DNL vs. Digital Input Code (25°C TPC112S1) INL and DNL vs. Digital Input Code (125°C TPC112S1) # Single 16-/14-/12-Bit, Low Power, High Performance DACs **Typical Performance Characteristics** Vs = 5V, At T<sub>A</sub> = +25°C, unless otherwise specified ## Power-Supply Current vs. Temperature(TPC114S1) ### Zero-Scale Error vs. Temperature(TPC114S1) Full-Scale Error vs. Temperature(TPC114S1) #### Power-Supply Current vs. Temperature(TPC114S1) #### Zero-Scale Error vs. Temperature(TPC114S1) #### Full-Scale Error vs. Temperature(TPC114S1) ## Single 16-/14-/12-Bit, Low Power, High Performance DACs **Typical Performance Characteristics** Vs = 5V, At T<sub>A</sub> = +25°C, unless otherwise specified ## Power-Supply Current vs. Temperature(TPC116S1) #### Zero-Scale Error vs. Temperature(TPC116S1) Full-Scale Error vs. Temperature(TPC116S1) #### Power-Supply Current vs. Temperature(TPC116S1) Zero-Scale Error vs. Temperature(TPC116S1) Full-Scale Error vs. Temperature(TPC116S1) ## Single 16-/14-/12-Bit, Low Power, High Performance DACs **Typical Performance Characteristics** $V_S$ = 5V, At $T_A$ = +25°C, unless otherwise specified #### Source and Sink Current Capability(TPC116S1) #### Supply Current vs. Logic Input Voltage(TPC116S1) Supply Current vs. Supply Voltage(TPC116S1) #### Source and Sink Current Capability(TPC116S1) Supply Current vs. Logic Input Voltage(TPC116S1) Full-Scale Settling Time(2.7V Falling Edge) Time (160ns/div) # Single 16-/14-/12-Bit, Low Power, High Performance DACs **Typical Performance Characteristics** $V_S$ = 5V, At $T_A$ = +25°C, unless otherwise specified #### Full-Scale Settling Time(5V Falling Edge) Time (250ns/div) #### Full-Scale Settling Time(2.7V Rising Edge) Time (430ns/div) ### Full-Scale Settling Time(5V Rising Edge) Time (500ns/div) ## Single 16-/14-/12-Bit, Low Power, High Performance DACs Pin Functions | PIN number | PIN name | Function | |------------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | VDD | Power supply input, 2.7V to 5.5V | | 2 | VREF | Reference voltage input. | | 3 | VFB | Feedback connection for the output amplifier. For voltage output operation, tie to VOUT externally. | | 4 | VOUT | Analog output voltage from DAC. The output amplifier has rail-to-rail operation. | | 5 | SYNC | Level-triggered control input (active LOW). This is the frame synchronization signal for the input data. When \$\overline{SYNC}\$ goes LOW, it enables the input shift register and data is transferred in on the falling edges of the following clocks. The DAC is updated following the 16th/24th clock (unless \$\overline{SYNC}\$ is taken HIGH before this edge, in which case the rising edge of \$\overline{SYNC}\$ acts as an interrupt and the write sequence is ignored by the TPC112S1 and TPC114S1/TPC116S1). Schmitt-Trigger logic input. | | 6 | SCLK | Serial clock input. Data can be transferred at rates up to 30MHz. Schmitt-Trigger logic input. | | 7 | DIN | Serial data input. Data is clocked into the 16-/24-bit input shift register on each falling edge of the serial clock input. Schmitt-Trigger logic input. | | 8 | GND | Ground reference point for all circuitry on the part. | #### **Detailed Description** The TPC116S1/ TPC114S1/TPC112S1 are pin-compatible and software-compatible 12-bit, 14-bit and 16-bit DACs. The TPC116S1/ TPC114S1/TPC112S1 are single-channel, low-power, high-reference input resistance, and buffered voltage-output DACs. The TPC116S1/ TPC114S1/TPC112S1 minimize the digital noise feedthrough from their inputs to their outputs by powering down the SCLK and DIN input buffers after completion of each data frame. The data frames are 16-bit for the TPC114S1/TPC112S1 and 24-bit for the TPC116S1. On power-up, the TPC116S1/ TPC114S1/TPC112S1 reset the DAC output to zero, providing additional safety for applications that drive valves or other transducers which need to be off on power-up. The TPC116S1/ TPC114S1/TPC112S1 contain a segmented resistor string-type DAC, a serial-in/parallel-out shift register, a DAC register, power-on-reset (POR) circuit, and control logic. On the falling edge of the clock (SCLK) pulse, the serial input (DIN) data is shifted into the device, MSB first. 12 Rev. 1.0 www.3peakic.com.cn ### **Applications Information** #### **Output Amplifier** The output buffer amplifier is capable of generating rail-to-rail voltages on its output, giving an output range of 0V to $V_{DD}$ . It is capable of driving a load of $2k\Omega$ in parallel with 1000pF to GND. The source and sink capabilities of the output amplifier can be seen in the Typical Characteristics. The slew rate is $1.8V/\mu s$ with a full-scale setting time of $8\mu s$ with the output unloaded. The inverting input of the output amplifier is brought out to the V<sub>FB</sub> pin. This configuration allows for better accuracy in critical applications by tying the V<sub>FB</sub> point and the amplifier output together directly at the load. Other signal conditioning circuitry may also be connected between these points for specific applications. #### **DAC Reference (REF)** The external reference input features a typical input impedance of $333k\Omega$ and accepts an input voltage from +2V to VDD. Connect an external voltage supply between REF and GND to apply an external reference. #### **Serial Interface** The TPC116S1/ TPC114S1/TPC112S1 3-wire serial interface is compatible with MICROWIRE, SPI, QSPI, and DSP. The interface provides three inputs: SCLK, SYNC, and DIN. The chip-select input (SYNC) frames the serial data loading at DIN. Following a chip-select input high-to-low transition, the data is shifted synchronously and latched into the input register on each falling edge of the serial-clock input (SCLK). Each serial word is 16-bit for the TPC114S1/TPC112S1 and 24-bit for the TPC116S1. The first 2 bits are the control bits followed by 12/14 data bits (MSB first) for the TPC114S1/TPC112S1 and 22 data bits (MSB first) for the TPC116S1 as shown in Tables 1 and 2. The serial input register transfers its contents to the input registers after loading 16/24 bits of data and updates the DAC output immediately after the data is received on the 16-/24-bit falling edge of the clock. To initiate a new data transfer, drive SYNC high and keep SYNC high for a minimum of 20ns before the next write sequence. The SCLK can be either high or low between SYNC write pulses. Figures 1 and 2 show the timing diagram for the complete 3-wire serial interface transmission. The TPC116S1 DAC code is unipolar binary with VOUT = (code/65,536) x VREF. The TPC114S1 DAC code is unipolar binary with VOUT = (code/4096) x VREF. | | 16-BIT WORD | | | | | | | | | | | | | | | | | | | | | | | | | | | | |-------|-----------------------|-----|-----|-----|-----|----|----|----|----|----|-------------------|----|----|----|----------|--------------------------------------|-----------|--|--|--|--|--|-----------|--|--|--|--|----------| | MCD | MSB CONTROL DATA BITS | | | | | | | | | | CONTROL DATA BITS | | | | | | DATA BITS | | | | | | DATA BITS | | | | | Funation | | INIOR | BITS | | S | | LSB | | | | | | | | | | Function | | | | | | | | | | | | | | | D15 | D14 | PD1 | PD0 | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | | | | | | | | | | | | | | Х | Х | 0 | 0 | Х | Х | Χ | Χ | Х | Х | Х | Х | Х | Χ | Х | Х | Normal operation | | | | | | | | | | | | | | Χ | Х | - | - | Х | Х | Χ | Χ | Х | Х | Х | Х | Х | Х | Χ | Χ | Power-down modes | | | | | | | | | | | | | | Χ | Χ | 0 | 1 | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Output typically $1k\Omega$ to GND | | | | | | | | | | | | | | Χ | Χ | 1 | 0 | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Output typically $100k\Omega$ to GND | | | | | | | | | | | | | | Χ | Х | 1 | 1 | Х | Х | Χ | Χ | Х | Х | Х | Х | Х | Х | Х | Χ | High-Z | | | | | | | | | | | | | **Table 1. Operating Mode Truth Table (TPC112S1)** | | 16-BIT WORD | | | | | | | | | | | | | | | | | | |------|-------------|-----------|-----|-----|-----|----|----|----|----|----|----|----|----|----|----|-------------------------------|--|--| | CONT | ROL | | | | | | | | | | | | | | | | | | | BITS | | DATA BITS | | | | | | | | | | | | | | Function | | | | MSB | B LSB | | | | | | | | | | | | | | | | | | | PD1 | PD0 | D13 | D12 | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | 1 | | | | 0 | 0 | Х | Х | Х | Х | Χ | Χ | Х | Х | Х | Х | Х | Х | Х | Х | Normal operation | | | | - | - | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Power-down modes | | | | 0 | 1 | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Output typically 1kΩ to GND | | | | 1 | 0 | Χ | Χ | Х | Х | Х | Χ | Х | Х | Х | Х | Х | Х | Х | Х | Output typically 100kΩ to GND | | | | 1 | 1 | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | High-Z | | | **Table 2. Operating Mode Truth Table (TPC114S1)** | | | | | | | | 24-B | IT WOR | RD | | | | | | | | |--------------|-------------------------|-----|-----|-----|-----|-----|------|--------|-----|-----|-----|-----|-----|----|----------|----------------------------------| | CONT<br>BITS | CONTROL DATA BITS BITS | | | | | | | | | | | | | | Function | | | MSB LSB | | | | | | | | | | | | | | | | | | D23 | D22 | D21 | D20 | D19 | D18 | PD1 | PD0 | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D0~D8 | | | Х | Х | Х | Х | Х | Х | 0 | 0 | Х | Х | Х | Х | Х | Χ | Х | Х | Normal operation | | Х | Х | Х | Х | Х | Х | - | - | Х | Х | Х | Х | Х | Х | Χ | Х | Power-down modes | | Х | X | х | х | х | х | 0 | 1 | Х | X | X | X | X | х | Х | Х | Output typically 1kΩ to<br>GND | | Х | Х | Х | Х | Х | Х | 1 | 0 | Х | Х | Х | Х | Х | Х | Х | X<br>X | Output typically<br>100kΩ to GND | | Х | Х | Х | Х | Х | Х | 1 | 1 | Х | Х | Х | Х | Х | Х | Х | X | High-Z | **Table 3. Operating Mode Truth Table (TPC116S1)** #### **POWER-ON RESET** The TPC116S1/TPC114S1/TPC112S1 contains a power-on-reset circuit that controls the output voltage during power up. On power up, the DAC registers are filled with zeros and the output voltages are 0V; they remain that way until a valid write sequence is made to the DAC. The power-on reset is useful in applications where it is important to know the state of the output of the DAC while it is in the process of powering up. #### **POWER-DOWN MODES** The TPC116S1/ TPC114S1/TPC112S1 supports four separate modes of operation. These modes are programmable by setting two bits (PD1 and PD0) in the control register. Table $1\sim3$ show how the state of the bits corresponds to the mode of operation of the device. When both bits are set to '0', the device works normally with its typical current consumption of $90\mu$ A at 5V. However, for the three power-down modes, the supply current falls to 400nA at 5V (250nA) at 3V). Not only does the supply current fall, but the output stage is also internally switched from the output of the amplifier to a resistor network of known values. This configuration has the advantage that the output impedance of the device is known while it is in power-down mode. There are three different options. The output is connected internally to GND through a $1k\Omega$ resistor, a $100k\Omega$ resistor, or it is left open-circuited (High-Z). The output stage is illustrated in Figure 4. All analog circuitry is shut down when the power-down mode is activated. However, the contents of the DAC register are unaffected when in power-down. The time to exit power-down is typically $2.5\mu$ s for $V_{DD} = 5V$ , and $5\mu$ s for $V_{DD} = 3V$ . See the Typical Characteristics for more information. Figure 4. Output Stage During Power-Down ## Single 16-/14-/12-Bit, Low Power, High Performance DACs **Package Outline Dimensions** MSOP-8