

## **Features**

- Stable 1.27 MHz GBWP with Low IQ of Only 40 μA Typical per Amplifier
- 0.9 V/µs Slew Rate
- Offset Voltage: 3.5 mV Maximum
- Offset Voltage Temperature Drift: 0.6 µV/°C
- Input Bias Current: 1 pA Typical
- Beyond the Rails Input Common-Mode Range
- Outputs Swing to within 5 mV Typical of each
  Rail
- No Phase Reversal for Overdriven Inputs
- Single +2.1 V to +6.0 V Supply Voltage Range
- -40°C to 125°C Operation Range

## **Applications**

- Active Filters, ASIC Input or Output Amplifier
- Sensor Interface
- Smoke/Gas/Environment Sensors
- Portable Instruments and Mobile Device
- Audio Output
- Battery or Solar Powered Systems
- Medical Equipment
- Piezo Electrical Transducer Amplifier

### Description

LMV321TP/358TP/324TP are CMOS single, dual, and quad op-amps with low offset, stable highfrequency response, low power, low supply voltage, and rail-to-rail inputs and outputs. They incorporate 3PEAK's proprietary and patented design techniques to achieve best in-class performance e among all micro-power CMOS amplifiers.

The LMV321TP/358TP/324TP is unity-gain stable under Any Capacitive Load with 1.27 MHz gainbandwidth product, 0.9 V/ $\mu$ s slew rate while consuming only 40  $\mu$ A of supply current per amplifier. Beyond the rails input and rail-to-rail output characteristics allow the full power-supply voltage to be used for signal range.

This combination of features makes the LMV321TP /358TP/324TP superior among rail-to-rail input /output CMOS op-amps in its power class. The LMV321TP/358TP/324TP family is an ideal choice for battery-powered applications because they minimize errors due to power supply voltage variations over the lifetime of the battery and maintain high CMRR even for a rail-to-rail input op-amp.

## **Typical Application Circuit**



 $V_{OUT}$  = (I<sub>LOAD</sub> x R<sub>SHUNT</sub>) x ( R2 / R1 ) + V<sub>REF</sub>

When R3 = R1, R2 = R4, R<sub>SHUNT</sub> << R1



## 40-μA, 1.27-MHz, Micro-Power Rail-to-Rail I/O Op Amps

## **Table of Contents**

| Features                                | 1 |
|-----------------------------------------|---|
| Applications                            | 1 |
| Description                             | 1 |
| Typical Application Circuit             | 1 |
| Revision History                        | 3 |
| Pin Configuration and Functions         | 4 |
| Specifications                          | 5 |
| Absolute Maximum Ratings <sup>(1)</sup> | 5 |
| ESD, Electrostatic Discharge Protection | 5 |
| Thermal Information                     | 5 |
| Electrical Characteristics              | 6 |
| Typical Performance Characteristics     | 8 |
| Application and Implementation 1        | 2 |
| Application Information 1               | 2 |
| Typical Application                     | 4 |
| Tape and Reel Information1              | 9 |
| Package Outline Dimensions 2            | 0 |
| SOT23-5                                 | 0 |
| SOT353 (SC70-5)                         | 1 |
| SOP8                                    | 2 |
| MSOP8                                   | 3 |
| DFN2X2-8                                | 4 |
| SOP14                                   | 5 |
| TSSOP14                                 | 6 |
| Order Information 2                     | 7 |



## 40-μA, 1.27-MHz, Micro-Power Rail-to-Rail I/O Op Amps

# **Revision History**

| Date       | Revision | Notes                                                                                                                                                                                              |
|------------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 2022-03-03 | Rev.A.3  | Updated with new document format.                                                                                                                                                                  |
| 2024-01-09 | Rev.A.4  | The following updates are all about the new datasheet formats or typo, the actual product remains unchanged.<br>Updated to new format of package dimensions.<br>Updated tape and reel information. |



## **Pin Configuration and Functions**



The exposed thermal pad of DFN package should be left floated.



## **Specifications**

### Absolute Maximum Ratings (1)

|                                            | Parameter                           | Min                  | Мах                  | Unit |
|--------------------------------------------|-------------------------------------|----------------------|----------------------|------|
| Supply Voltage                             | e: V⁺ − V⁻                          |                      | 6.0                  | V    |
| Input Voltage                              |                                     | V <sup>-</sup> – 0.2 | V <sup>+</sup> + 0.2 | V    |
| Input Current:                             | +IN, -IN, SHDN <sup>(2)</sup>       | -10                  | 10                   | mA   |
| Output Short-0                             | Circuit Duration <sup>(3)</sup>     |                      | Indefinite           |      |
| TJ Maximum Junction Temperature            |                                     |                      | 150                  | °C   |
| T <sub>A</sub> Operating Temperature Range |                                     | -40                  | 125                  | °C   |
| T <sub>STG</sub>                           | Storage Temperature Range           | -65                  | 150                  | °C   |
| TL                                         | Lead Temperature (Soldering 10 sec) |                      | 260                  | °C   |

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. Exposure to any Absolute Maximum Rating condition for extended periods may affect device reliability and lifetime.

(2) The inputs are protected by ESD protection diodes to each power supply. If the input extends more than 500 mV beyond the power supply, the input current should be limited to less than 10 mA.

(3) A heat sink may be required to keep the junction temperature below the absolute maximum. This depends on the power supply voltage and how many amplifiers are shorted. Thermal resistance varies with the amount of PC board metal connected to the package. The specified values are for short traces connected to the leads.

#### **ESD**, Electrostatic Discharge Protection

| Symbol | Parameter                | Condition                             | Minimum<br>Level | Unit |
|--------|--------------------------|---------------------------------------|------------------|------|
| HBM    | Human Body Model ESD     | ANSI/ESDA/JEDEC JS-001 (1)            | 8                | kV   |
| CDM    | Charged Device Model ESD | ANSI/ESDA/JEDEC JS-002 <sup>(2)</sup> | 2                | kV   |

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

#### **Thermal Information**

| Package Type  | θ <sub>JA</sub> | θյς | Unit |
|---------------|-----------------|-----|------|
| 5-Pin SC70    | 400             |     | °C/W |
| 5-Pin SOT23   | 250             | 81  | °C/W |
| 8-Pin SOIC    | 158             | 43  | °C/W |
| 8-Pin TSSOP   | 191             | 44  | °C/W |
| 8-Pin MSOP    | 210             | 45  | °C/W |
| 8-Pin DFN 2*2 | 100             | 60  | °C/W |
| 14-Pin SOIC   | 120             | 36  | °C/W |
| 14-Pin TSSOP  | 180             | 35  | °C/W |



### **Electrical Characteristics**

 $V_{SUPPLY} = 5 V$ ,  $V_{CM} = V_{OUT} = V_{SUPPLY}/2$ ,  $R_L = 100 k\Omega$ ,  $C_L = 100 pF$ , the specifications which apply over the full operating temperature range, otherwise specifications are at  $T_A = +27^{\circ}C$ .

| Symbol          | Parameter                          | Conditions                                                                                                                 | Min  | Тур    | Max  | Unit              |
|-----------------|------------------------------------|----------------------------------------------------------------------------------------------------------------------------|------|--------|------|-------------------|
| Vos             | Input Offset Voltage               | V <sub>CM</sub> = V <sub>SUPPLY</sub> /2                                                                                   | -3.5 | ±0.1   | +3.5 | mV                |
| Vos TC          | Input Offset Voltage Drift         | T <sub>A</sub> = +27°C                                                                                                     |      | 0.6    |      | µV/°C             |
| lв              | Input Bias Current                 | T <sub>A</sub> = +27°C                                                                                                     |      | 1.0    |      | pА                |
| los             | Input Offset Current               | T <sub>A</sub> = +27°C                                                                                                     |      | 1.0    |      | pА                |
| Vn              | Input Voltage Noise                | f = 0.1 Hz to 10 Hz, T <sub>A</sub> = +27°C                                                                                |      | 5.6    |      | μV <sub>P-P</sub> |
|                 | Innut Valtana Naina Danaity        | f = 1 kHz, T <sub>A</sub> = +27°C                                                                                          |      | 39     |      | nV/√              |
| en              | Input voltage Noise Density        | f = 10 kHZ, T <sub>A</sub> = +27°C                                                                                         |      | 23     |      | Hz                |
| R <sub>IN</sub> | Input Resistance                   | T <sub>A</sub> = +27°C                                                                                                     | >100 |        |      | GΩ                |
| C               | Innut Conscitones                  | Differential, $T_A = +27^{\circ}C$                                                                                         |      | 1.5    |      | ~ <b>~</b>        |
| CIN             | input Capacitance                  | Common Mode, T <sub>A</sub> = +27°C                                                                                        |      | 3.0    |      | рг                |
| CMRR            | Common Mode Rejection Ratio        | V <sub>CM</sub> = 0.1 V to 4.9 V                                                                                           | 80   | 110    |      | dB                |
| Vсм             | Common-mode Input Voltage<br>Range |                                                                                                                            | -0.1 |        | 5.1  | V                 |
| PSRR            | Power Supply Rejection Ratio       |                                                                                                                            | 80   | 102    |      | dB                |
|                 |                                    | V <sub>OUT</sub> = 2.5 V, R <sub>LOAD</sub> = 100 kΩ                                                                       | 80   | 102    |      |                   |
| Avol            | Open-Loop Large Signal Gain        | Gain V <sub>OUT</sub> = 0.1 V to 4.9 V, R <sub>LOAD</sub> = 100 kΩ                                                         |      | 72 102 |      | dB                |
| Vol             | Output Swing from Supply Rail      | R <sub>LOAD</sub> = 100 kΩ, T <sub>A</sub> = +27°C                                                                         |      | 5      |      | mV                |
| I <sub>SC</sub> | Output Short-Circuit Current       | Sink or source current, $T_A = +27^{\circ}C$                                                                               |      | 45     |      | mA                |
| lq              | Quiescent Current per Amplifier    |                                                                                                                            |      | 40     | 51   | μA                |
| PM              | Phase Margin                       | $R_{LOAD} = 100 \text{ k}\Omega,  C_{LOAD} = 100 \text{ pF},$ $T_{A} = +27^{\circ}\text{C}$                                |      | 66     |      | o                 |
| GM              | Gain Margin                        | $\begin{aligned} R_{LOAD} &= 100 \text{ k}\Omega,  C_{LOAD} = 100 \\ \text{pF},  T_A &= +27^{\circ}\text{C} \end{aligned}$ |      | 15     |      | dB                |
| GBWP            | Gain-Bandwidth Product             | f = 1 kHz, T <sub>A</sub> = +27°C                                                                                          |      | 1.27   |      | MHz               |
|                 | Settling Time 1.5 V to 3.5 V       | 0.1%, T <sub>A</sub> = +27°C                                                                                               |      | 2.3    |      |                   |
|                 | Unity Gain                         | 0.01%, T <sub>A</sub> = +27°C                                                                                              |      | 2.8    |      |                   |
| ts              | Settling Time, 2.45 V to 2.55 V,   | 0.1%, T <sub>A</sub> = +27°C                                                                                               |      | 0.33   |      | μs                |
|                 | Unity Gain                         | 0.01%, T <sub>A</sub> = +27°C                                                                                              |      | 0.38   |      |                   |
| SR              | Slew Rate                          |                                                                                                                            |      | 0.9    |      | V/µs              |
| FPBW            | Full Power Bandwidth               | 2VP-P, T <sub>A</sub> = +27°C                                                                                              |      | 140    |      | kHZ               |
|                 | Total Harmonic Distortion and      | $f = 1 \text{ kHz}, A_V=1, R_L = 100 \text{ k}\Omega,$<br>V <sub>OUT</sub> = 2V <sub>PP</sub> , T <sub>A</sub> = +27°C     |      | -105   |      |                   |
| I HD+N          | Noise                              | $f = 10 \text{ kHz}, A_V = 1, R_L=100 \text{ k}\Omega,$<br>V <sub>OUT</sub> = 2V <sub>PP</sub> , T <sub>A</sub> = +27°C    |      | -90    |      | αB                |



(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. Exposure to any Absolute Maximum Rating condition for extended periods may affect device reliability and lifetime.

(2) The inputs are protected by ESD protection diodes to each power supply. If the input extends more than 500 mV beyond the power supply, the input current should be limited to less than 10 mA.

(3) A heat sink may be required to keep the junction temperature below the absolute maximum rating when the output is shorted indefinitely.

(4) Thermal resistance varies with the amount of PC board metal connected to the package. The specified values are for short traces connected to the leads.

(5) Full power bandwidth is calculated from the slew rate FPBW = SR/ $\pi \cdot V_{P-P}$ .



### **Typical Performance Characteristics**





### **Typical Performance Characteristics (Continued)**





### **Typical Performance Characteristics (Continued)**





### **Typical Performance Characteristics (Continued)**





## Application and Implementation

#### NOTE

Information in the following applications sections is not part of the 3PEAK's component specification and 3PEAK does not warrant its accuracy or completeness. 3PEAK's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### **Application Information**

#### Low Input Bias Current

The LMV321TP/358TP/324TP is a CMOS OPA family and features very low input bias current in pA range. The low input bias current allows the amplifiers to be used in applications with high resistance sources. Care must be taken to minimize PCB Surface Leakage. See below section on "PCB Surface Leakage" for more details.

#### PCB Surface Leakage

In applications where low input bias current is critical, Printed Circuit Board (PCB) surface leakage effects need to be considered. Surface leakage is caused by humidity, dust or other contamination on the board. Under low humidity conditions, a typical resistance between nearby traces is 1012  $\Omega$ . A 5V difference would cause 5 pA of current to flow, which is greater than the LMV321TP/358TP/324TP OPA's input bias current at +27°C (±1 pA, typical). It is recommended to use multi-layer PCB layout and route the OPA's –IN and +IN signal under the PCB surface.

The effective way to reduce surface leakage is to use a guard ring around sensitive pins (or traces). The guard ring is biased at the same voltage as the sensitive pin. An example of this type of layout is shown in Figure 1 for Inverting Gain application.

1. For Non-Inverting Gain and Unity-Gain Buffer:

a) Connect the non-inverting pin (V<sub>IN+</sub>) to the input with a wire that does not touch the PCB surface.

b) Connect the guard ring to the inverting input pin ( $V_{IN-}$ ). This biases the guard ring to the Common Mode input voltage.

2. For Inverting Gain and Trans-impedance Gain Amplifiers (convert current to voltage, such as photo detectors):

a) Connect the guard ring to the non-inverting input pin ( $V_{IN+}$ ). This biases the guard ring to the same reference voltage as the op-amp (e.g.,  $V_{DD}/2$  or ground).

b) Connect the inverting pin ( $V_{IN-}$ ) to the input with a wire that does not touch the PCB surface.



Figure 21

#### Ground Sensing and Rail to Rail Output

The LMV321TP/358TP/324TP has excellent output drive capability, delivering over 10 mA of output drive current. The output stage is a rail-to-rail topology that is capable of swinging to within 5 mV of either rail. Since the inputs can go 100 mV beyond either rail, the op-amp can easily perform 'True Ground Sensing'.



The maximum output current is a function of total supply voltage. As the supply voltage to the amplifier increases, the output current capability also increases. Attention must be paid to keep the junction temperature of the IC below 150°C when the output is in continuous short-circuit. The output of the amplifier has reverse-biased ESD diodes connected to each supply. The output should not be forced more than 0.5 V beyond either supply, otherwise current will flow through these diodes.

### Feedback Components and Suppression of Ringing

Care should be taken to ensure that the pole formed by the feedback resistors and the parasitic capacitance at the inverting input does not degrade stability. For example, in a gain of +2 configuration with gain and feedback resistors of 10 k, a poorly designed circuit board layout with parasitic capacitance of 5 pF (part +PC board) at the amplifier's inverting input will cause the amplifier to ring due to a pole formed at 3.2 MHz. An additional capacitor of 5pF across the feedback resistor as shown in Figure 2 will eliminate any ringing.

Careful layout is extremely important because low power signal conditioning applications demand highimpedance circuits. The layout should also minimize stray capacitance at the OPA's inputs. However some stray capacitance may be unavoidable and it may be necessary to add a 2 pF to 10 pF capacitor across the feedback resistor. Select the smallest capacitor value that ensures stability.





### Driving Large Capacitive Load

The LMV321TP/358TP/324TP of OPA is designed to drive large capacitive loads. Refer to Typical Performance Characteristics for "Phase Margin vs. Load Capacitance". As always, larger load capacitance decreases overall phase margin in a feedback system where internal frequency compensation is utilized. As the load capacitance increases, the feedback loop's phase margin decreases, and the closed-loop bandwidth is reduced. This produces gain peaking in the frequency response, with overshoot and ringing in output step response. The unity-gain buffer (G = +1 V/V) is the most sensitive to large capacitive loads.

When driving large capacitive loads with the LMV321TP/358TP/324TP (e.g., > 200 pF when G = +1 V/V), a small series resistor at the output ( $R_{ISO}$  in Figure 23) improves the feedback loop's phase margin and stability by making the output load resistive at higher frequencies.





#### Figure 23

#### Power Supply Layout and Bypass

The LMV321TP/358TP/324TP OPA's power supply pin (V<sub>DD</sub> for single-supply) should have a local bypass capacitor (i.e., 0.01  $\mu$ F to 0.1  $\mu$ F) within 2 mm for good high frequency performance. It can also use a bulk capacitor (i.e., 1  $\mu$ F or larger) within 100 mm to provide large, slow currents. This bulk capacitor can be shared with other analog parts.

Ground layout improves performance by decreasing the amount of stray capacitance and noise at the OPA's inputs and outputs. To decrease stray capacitance, minimize PC board lengths and resistor leads, and place external components as close to the op amps' pins as possible.

#### **Proper Board Layout**

To ensure optimum performance at the PCB level, care must be taken in the design of the board layout. To avoid leakage currents, the surface of the board should be kept clean and free of moisture. Coating the surface creates a barrier to moisture accumulation and helps reduce parasitic resistance on the board.

Keeping supply traces short and properly bypassing the power supplies minimizes power supply disturbances due to output current variation, such as when driving an ac signal into a heavy load. Bypass capacitors should be connected as closely as possible to the device supply pins. Stray capacitances are a concern at the outputs and the inputs of the amplifier. It is recommended that signal traces be kept at least 5mm from supply lines to minimize coupling.

A variation in temperature across the PCB can cause a mismatch in the Seebeck voltages at solder joints and other points where dissimilar metals are in contact, resulting in thermal voltage errors. To minimize these thermocouple effects, orient resistors so heat sources warm both ends equally. Input signal paths should contain matching numbers and types of components, where possible to match the number and type of thermocouple junctions. For example, dummy components such as zero value resistors can be used to match real resistors in the opposite input path. Matching components should be located in close proximity and should be oriented in the same manner. Ensure leads are of equal length so that thermal conduction is in equilibrium. Keep heat sources on the PCB as far away from amplifier input circuitry as is practical.

The use of a ground plane is highly recommended. A ground plane reduces EMI noise and also helps to maintain a constant temperature across the circuit board.

### **Typical Application**

#### Low Side Current Sensing Application

Figure 24 shows the amplifier configured in a low-side current sensing application. The low-side current sensing method consists of placing a sense resistor between the load and the circuit ground. The voltage dropping across the resistor is amplified by different amplifier circuits. The  $V_{REF}$  can be used to add bias voltage to output voltage. Particular attention must be paid to the matching and precision of R1, R2, R3, and R4, to maximize the accuracy of the measurement.





 $V_{OUT} = (I_{LOAD} \times R_{SHUNT}) \times (R2 / R1) + V_{REF}$ 

When R3 = R1, R2 = R4, R<sub>SHUNT</sub> << R1

#### Figure 24 Dual Supply Operation Connections

#### Instrumentation Amplifier

The LMV321TP/358TP/324TP OPA is well suited for conditioning sensor signals in battery-powered applications. Figure 24 shows a two op-amp instrumentation amplifier, using the LMV321TP/358TP/324TP OPA.

The circuit works well for applications requiring rejection of Common Mode noise at higher gains. The reference voltage ( $V_{REF}$ ) is supplied by a low-impedance source. In single voltage supply applications,  $V_{REF}$  is typically  $V_{DD}/2$ .



#### Figure 25

#### Gain-of-100 Amplifier Circuit

Figure 25 shows a Gain-of-100 amplifier circuit using two LMV321TP/358TP/324TP OPAs. It draws 74  $\mu$ A total current from supply rail, and has a –3 dB frequency at 100 kHz. Figure 26 shows the small signal frequency response of the circuit.





Figure 26 100 kHz, 74 µA Gain-of-100 Amplifier



Figure 27 Frequency response of 100 kHz, 74 µA Gain-of-100 Amplifier

#### **Buffered Chemical Sensor (pH) Probe**

The LMV321TP/358TP/324TP OPA has input bias current in the pA range. This is ideal in buffering high impedance chemical sensors such as pH probe. As an example, the circuit in Figure 27 eliminates expansive low-leakage cables that that is required to connect pH probe to metering ICs such as ADC, AFE and/or MCU. A LMV321TP/358TP/324TP OPA and a lithium battery are housed in the probe assembly. A conventional lowcost coaxial cable can be used to carry OPA's output signal to subsequent ICs for pH reading.



ALL COMPONENTS CONTAJNED WITHIN THE pH PROBE

#### Figure 28 Buffer pH Probe



#### Two-Pole Micro-power Sallen-Key Low-Pass Filter

Figure 28 shows a micro-power two-pole Sallen-Key Low-Pass Filter with 400 Hz cut-off frequency. For best results, the filter's cut-off frequency should be 8 to 10 times lower than the OPA's crossover frequency. Additional OPA's phase margin shift can be avoided if the OPA's bandwidth-to-signal ratio is greater than 8. The design equations for the 2-pole Sallen-Key low-pass filter are given below with component values selected to set a 400 Hz low-pass filter cutoff frequency:





#### Portable Gas Sensor Amplifier

Gas sensors are used in many different industrial and medical applications. Gas sensors generate a current that is proportional to the percentage of a particular gas concentration sensed in an air sample. This output current flows through a load resistor and the resultant voltage drop is amplified. Depending on the sensed gas and sensitivity of the sensor, the output current can be in the range of tens of microamperes to a few milli-amperes. Gas sensor datasheets often specify a recommended load resistor value or a range of load resistors from which to choose.

There are two main applications for oxygen sensors – applications which sense oxygen when it is abundantly present (that is, in air or near an oxygen tank) and those which detect traces of oxygen in parts-per-million concentration. In medical applications, oxygen sensors are used when air quality or oxygen delivered to a patient needs to be monitored. In fresh air, the concentration of oxygen is 20.9% and air samples containing less than 18% oxygen are considered dangerous. In industrial applications, oxygen sensors are used to detect the absence of oxygen; for example, vacuum-packaging of food products.

The circuit in Figure 9 illustrates a typical implementation used to amplify the output of an oxygen detector. With the components shown in the figure, the circuit consumes less than 37  $\mu$ A of supply current ensuring that small form-factor single- or button-cell batteries (exhibiting low mAh charge ratings) could last beyond the operating life of the oxygen sensor. The precision specifications of these amplifiers, such as their low offset voltage, low TC-VOS, low input bias current, high CMRR, and high PSRR are other factors which make these amplifiers excellent choices for this application.





Figure 30



## **Tape and Reel Information**



| Order Number | Package         | D1<br>(mm) | W1<br>(mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P0<br>(mm) | W0<br>(mm) | Pin1<br>Quadrant |
|--------------|-----------------|------------|------------|------------|------------|------------|------------|------------|------------------|
| LMV321TP-CR  | SOT353 (SC70-5) | 178.0      | 12.1       | 2.4        | 2.5        | 1.2        | 4.0        | 8.0        | Q3               |
| LMV321TP-TR  | SOT23-5         | 179.0      | 12.0       | 3.3        | 3.25       | 1.4        | 4.0        | 8.0        | Q3               |
| LMV358TP-SR  | SOP8            | 330.0      | 17.6       | 6.5        | 5.4        | 2.0        | 8.0        | 12.0       | Q1               |
| LMV358TP-FR  | DFN2X2-8        | 180.0      | 12.5       | 2.2        | 2.2        | 1.0        | 4.0        | 8.0        | Q1               |
| LMV358TP-VR  | MSOP8           | 330.0      | 17.6       | 5.2        | 3.3        | 1.3        | 8.0        | 12.0       | Q1               |
| LMV324TP-SR  | SOP14           | 330.0      | 21.6       | 6.5        | 9.15       | 1.8        | 8.0        | 16.0       | Q1               |
| LMV324TP-TR  | TSSOP14         | 330.0      | 17.6       | 6.8        | 5.5        | 1.7        | 8.0        | 12.0       | Q1               |



## **Package Outline Dimensions**

### SOT23-5





### 40-μA, 1.27-MHz, Micro-Power Rail-to-Rail I/O Op Amps

### SOT353 (SC70-5)





### 40-μA, 1.27-MHz, Micro-Power Rail-to-Rail I/O Op Amps

#### SOP8





### 40-μA, 1.27-MHz, Micro-Power Rail-to-Rail I/O Op Amps

#### **MSOP8**





### 40-μA, 1.27-MHz, Micro-Power Rail-to-Rail I/O Op Amps

### **DFN2X2-8**





### 40-μA, 1.27-MHz, Micro-Power Rail-to-Rail I/O Op Amps

#### SOP14





### 40-µA, 1.27-MHz, Micro-Power Rail-to-Rail I/O Op Amps

### **TSSOP14**





### **Order Information**

| Order Number | Operating Temperature<br>Range | Package         | Marking<br>Information | MSL  | Transport Media, Quantity | Eco Plan |
|--------------|--------------------------------|-----------------|------------------------|------|---------------------------|----------|
| LMV321TP-CR  | −40 to 125°C                   | SOT353 (SC70-5) | AC4                    | MSL3 | Tape and Reel, 3000       | Green    |
| LMV321TP-TR  | −40 to 125°C                   | SOT23-5         | AT4                    | MSL1 | Tape and Reel, 3000       | Green    |
| LMV358TP-SR  | −40 to 125°C                   | SOP8            | A42S                   | MSL3 | Tape and Reel, 4000       | Green    |
| LMV358TP-VR  | −40 to 125°C                   | MSOP8           | A42V                   | MSL3 | Tape and Reel, 3000       | Green    |
| LMV358TP-FR  | −40 to 125°C                   | DFN2X2-8        | A42                    | MSL3 | Tape and Reel, 3000       | Green    |
| LMV324TP-SR  | −40 to 125°C                   | SOP14           | A44S                   | MSL3 | Tape and Reel, 2500       | Green    |
| LMV324TP-TR  | -40 to 125°C                   | TSSOP14         | A44T                   | MSL3 | Tape and Reel, 3000       | Green    |

Green: 3PEAK defines "Green" to mean RoHS compatible and free of halogen substances.



### **IMPORTANT NOTICE AND DISCLAIMER**

Copyright© 3PEAK 2012-2023. All rights reserved.

**Trademarks.** Any of the 思瑞浦 or 3PEAK trade names, trademarks, graphic marks, and domain names contained in this document /material are the property of 3PEAK. You may NOT reproduce, modify, publish, transmit or distribute any Trademark without the prior written consent of 3PEAK.

**Performance Information.** Performance tests or performance range contained in this document/material are either results of design simulation or actual tests conducted under designated testing environment. Any variation in testing environment or simulation environment, including but not limited to testing method, testing process or testing temperature, may affect actual performance of the product.

**Disclaimer.** 3PEAK provides technical and reliability data (including data sheets), design resources (including reference designs), application or other design recommendations, networking tools, security information and other resources "As Is". 3PEAK makes no warranty as to the absence of defects, and makes no warranties of any kind, express or implied, including without limitation, implied warranties as to merchantability, fitness for a particular purpose or non-infringement of any third-party's intellectual property rights. Unless otherwise specified in writing, products supplied by 3PEAK are not designed to be used in any life-threatening scenarios, including critical medical applications, automotive safety-critical systems, aviation, aerospace, or any situations where failure could result in bodily harm, loss of life, or significant property damage. 3PEAK disclaims all liability for any such unauthorized use.