

**E**<sup>®</sup>深圳市太古半导体有限公司

Shenzhen Swire Emiconductor Co., Ltd.

# DS1307

# 64 X 8 Serial Real Time Clock

## **FEATURES:**

- IReal time clock counts seconds, minutes, hours, date of the month, month, day of the week, and year with leap year compensation valid up to 2100
- 56 byte nonvolatile RAM for data storage
- 2-wire serial interface
  Programmable squarewave output signal
- Automatic power-fail detect and switch Circuitry
- Consumes less than 1uA in battery backup mode with oscillator running
- Optional industrial temperature range
  -40°C to +85°C
- Recognized by Underwriters Laboratory DS1307 Compatible



#### **PIN DESCRIPTION:**

| VCC:      | Primary Power Supply          |
|-----------|-------------------------------|
| X1, X2: 3 | 32.768 kHz Crystal Connection |
| VBAT:     | +3V Battery Input             |
| GND:      | Ground                        |
| SDA: S    | Serial Data                   |
| SCL : S   | Serial Clock                  |
| SQW/OU    | UT: Square wave/Output Driver |

#### DESCRIPTION

The DS1307 Serial Real Time Clock is a low power, full BCD clock/calendar plus 56 bytes of nonvolatile SRAM. Address and data are transferred serially via a 2-wire bi-directional bus. The clock/calendar provides seconds, minutes, hours, day, date, month, and year information. The end of the month date is automatically adjusted for months with less than 31 days, including corrections for leap year. The clock operates in either the 24-hour or 12-hour format with AM/PM indicator. The DS1307

has a built-in power sense circuit which detects power failures and automatically switches to the battery supply.

#### **OPERATION**

The DS1307 operates as a slave device on the serial bus. Access is obtained by implementing a START condition and providing a device identification code followed by a register address. Subsequent registers can be accessed sequentially until a STOP condition is executed. When Vcc falls below 1.15 x VBAT the device terminates an access in progress and resets the device address counter. Inputs to the device will not be recognized at this time to prevent erroneous data from being written to the device from an out of tolerance system. When Vcc falls below VBAT the device switches into a low current battery backup mode. Upon power up, the device switches from battery to Vcc when Vcc is greater than VBAT +0.2V and recognizes inputs when Vcc is greater than 1.15 x VBAT. The block diagram in Figure 1 shows the main elements of the Serial Real Time Clock.

DS1307 BLOCK DIAGRAM:



<sup>®</sup> 深圳市太古半导体有限公司 Shenzhen Swire Emiconductor Co., Ltd.



# SIGNAL DESCRIPTIONS

Vcc, GND - DC power is provided to the device on these pins. Vcc is the +5 volt input. When 5 volts is applied within normal limits, the device is fully accessible and data can be written and read. When a 3-volt battery is connected to the device and Vcc is below 1.15 x VBAT, reads and writes are inhibited. However, the Timekeeping function continues unaffected by the lower input voltage. As Vcc falls below VBAT the RAM and timekeeper are switched over to the external power supply (nominal 3.0V DC) at VBAT.

 $V_{BAT}$  - Battery input for any standard 3-volt lithium cell or other energy source. Battery voltage must be held between 2.0 and 3.5 volts for proper operation. The nominal write protect trip point voltage at which access to the real time clock and user RAM is denied is set by the internal circuitry as 1.15 x V<sub>BAT</sub> nominal. A lithium battery with 100 mAhr or greater will back up the DS1307 for more than 10 years in the absence of power at 25 degrees C.

SCL (Serial Clock Input) - SCL is used to synchronize data movement on the serial interface.

**SDA (Serial Data Input/Output)** - SDA is the input/output pin for the 2-wire serial interface. The SDA pin is open drain which requires an external pullup resistor.

**SQW/OUT (Square Wave/ Output Driver)** - When enabled, the SQWE bit set to 1, the SQW/OUT pin outputs one of four square wave frequencies (1 Hz, 4 kHz, 8 kHz, 32 kHz). The SQW/OUT pin is open drain which requires an external pullup resistor. SQW/OUT will operate with either Vcc or Vbat applied.

**X1, X2** - Connections for a standard 32.768 kHz quartz crystal. The internal oscillator circuitry is designed for operation with a crystal having a specified load capacitance (CL) of 12.5 pF.

## RTC AND RAM ADDRESS MAP

The address map for the RTC and RAM registers of the DS1307 is shown in Figure 2. The real time clock registers are located in address locations 00h to 07h. The RAM registers are located in address locations 08h to 3Fh. During a multi-byte access, when the address pointer reaches 3Fh, the end of RAM space, it wraps around to location 00h, the beginning of the clock space.



#### DS1307 ADDRESS MAP Figure 2

| SECONDS | 00H |
|---------|-----|
| MINUTES |     |
| HOURS   |     |
| DAY     |     |
| DATE    |     |
| MONTH   |     |
| YEAR    |     |
| CONTROL | 07H |
| RAM     | 08H |
| 56 x 8  | 3FH |
|         |     |

# **CLOCK AND CALENDAR**

The time and calendar information is obtained by reading the appropriate register bytes. The real time clock registers are illustrated in Figure 3. The time and calendar are set or initialized by writing the appropriate register bytes. The contents of the time and calendar registers are in the Binary-Coded Decimal (BCD) format. Bit 7 of Register 0 is the Clock Halt (CH) bit. When this bit is set to a 1, the oscillator is disabled. When cleared to a 0, the oscillator is enabled.

## Please note that the initial power on state of all registers is not defined. Therefore it is important to

#### enable the oscillator (CH bit=0) during initial configuration.

The DS1307 can be run in either 12-hour or 24-hour mode. Bit 6 of the hours register is defined as the 12- or 24-hour mode select bit. When high, the 12-hour mode is selected. In the 12-hour mode, bit 5 is the AM/PM bit with logic high being PM. In the 24-hour mode, bit 5 is the second 10 hour bit (20- 23 hours).

On a 2-wire START, the current time is transferred to a second set of registers. The time information is read from these secondary registers, while the clock may continue to run. This



eliminates the need to re- read the registers in case of an update of the main registers during a read.

DS1307 TIMEKEEPER REGISTERS Figure 3



# **CONTROL REGISTER**

The DS1307 Control Register is used to control the operation of the SQW/OUT pin.

| BIT 7 | BIT 6 | BIT 5 | BIT 4 | BIT 3 | BIT 2 | BIT 1 | BIT 0 |
|-------|-------|-------|-------|-------|-------|-------|-------|
| OUT   | Х     | Х     | SQWE  | Х     | Х     | RS1   | RS0   |

OUT (Output control): This bit controls the output level of the SQW/OUT pin when the square wave output is disabled. If SQWE=0, the logic level on the SQW/OUT pin is 1 if OUT=1 and is 0 if OUT=0.

SQWE (Square Wave Enable): This bit, when set to a logic 1, will enable the oscillator output. The frequency of the square wave output depends upon the value of the RS0 and RS1 bits.

RS (Rate Select): These bits control the frequency of the square wave output when the square wave output has been enabled. Table 1 lists the square wave frequencies that can be selected with the RS bits.

## SQUAREWAVE OUTPUT FREQUENCY Table 1

En,

| RS1 | RS0 | SQW OUTPUT<br>FREQUENCY |
|-----|-----|-------------------------|
| 0   | 0   | 1 Hz                    |
| 0   | 1   | 4.096 kHz               |
| 1   | 0   | 8.192 kHz               |
| 1   | 1   | 32.768 kHz              |

#### 2-WIRE SERIAL DATA BUS

The DS1307 supports a bi-directional 2-wire bus and data transmission protocol. A device that sends data onto the bus is defined as a transmitter and a device receiving data as a receiver. The device that controls the message is called a master. The devices that are controlled by the master are referred to as slaves. The bus must be controlled by a master device which generates the serial clock (SCL), controls the bus access, and generates the START and STOP conditions. The DS1307 operates as a slave on the 2-wire bus. A typical bus configuration using this 2-wire protocol is show in Figure 4.

SDA SDA SDA SCL MICRO-PROCESSOR MICRO-PROCESSOR SDA PROCESSOR SDA PROCESSOR SDA PROCESSOR SDA PROCESSOR PROCESSOR



RE<sup>®</sup>深圳市太古半导体有限公司

Shenzhen Swire Emiconductor Co., Ltd.

# TYPICAL 2-WIRE BUS CONFIGURATION Figure 4

Figures 5, 6, and 7 detail how data is transferred on the 2-wire bus.

- Data transfer may be initiated only when the bus is not busy.
- During data transfer, the data line must remain stable whenever the clock line is HIGH.
  Changes in the data line while the clock line is high will be interpreted as control signals.

Accordingly, the following bus conditions have been defined:

Bus not busy: Both data and clock lines remain HIGH.

**Start data transfer:** A change in the state of the data line, from HIGH to LOW, while the clock is HIGH, defines a START condition.

**Stop data transfer:** A change in the state of the data line, from LOW to HIGH, while the clock line is HIGH, defines the STOP condition.

**Data valid:** The state of the data line represents valid data when, after a START condition, the data line is stable for the duration of the HIGH period of the clock signal. The data on the line must be changed during the LOW period of the clock signal. There is one clock pulse per bit of data.

Each data transfer is initiated with a START condition and terminated with a STOP condition. The number of data bytes transferred between START and STOP conditions is not limited, and is determined by the master device. The information is transferred byte-wise and each receiver acknowledges with a ninth bit. Within the 2-wire bus specifications a regular mode (100 kHz clock rate) and a fast mode (400 kHz clock rate) are defined. The DS1307 operates in the regular mode (100 kHz) only.

Acknowledge: Each receiving device, when addressed, is obliged to generate an acknowledge after the reception of each byte. The master device must generate an extra clock pulse which is associated with this acknowledge bit.

A device that acknowledges must pull down the SDA line during the acknowledge clock pulse in such a way that the SDA line is stable LOW during the HIGH period of the acknowledge related clock pulse. Of course, setup and hold times must be taken into account. A master must signal an end of data to the slave by not generating an acknowledge bit on the last byte that has been clocked out of the slave. In this case, the slave must leave the data line HIGH to enable the master to generate the STOP condition.



# DATA TRANSFER ON 2-WIRE SERIAL BUS Figure 5



Depending upon the state of the R/W bit, two types of data transfer are possible:

1. Data transfer from a master transmitter to a slave receiver. The first byte transmitted by the

master is the slave address. Next follows a number of data bytes. The slave returns an acknowledge

bit after each received byte. Data is transferred with the most significant bit (MSB) first.

2. Data transfer from a slave transmitter to a master receiver. The first byte (the slave address) is

transmitted by the master. The slave then returns an acknowledge bit. This is followed by the slave

transmitting a number of data bytes. The master returns an acknowledge bit after all received bytes

other than the last byte. At the end of the last received byte, a ' not acknowledge' is returned.

The master device generates all of the serial clock pulses and the START and STOP conditions. A transfer is ended with a STOP condition or with a repeated START condition. Since a repeated START condition is also the beginning of the next serial transfer, the bus will not be released. Data is transferred with the most significant bit (MSB) first.

The LTH1307 may operate in the following two modes:

1. Slave receiver mode ( DS1307 write mode): Serial data and clock are received through SDA and

SCL. After each byte is received an acknowledge bit is transmitted. START and STOP conditions

are recognized as the beginning and end of a serial transfer. Address recognition is



performed by

hardware after reception of the slave address and \*direction bit (See Figure 6). The address byte is

the first byte received after the start condition is generated by the master. The address byte contains

the 7 bit DS1307 address, which is 1101000, followed by the \*direction bit (R/W) which, for a write,

is a 0. After receiving and decoding the address byte the device outputs an acknowledge on the SDA

line. After the DS1307 acknowledges the slave address + write bit, the master transmits a register

address to the DS1307 This will set the register pointer on the DS1307. The master will then begin

transmitting each byte of data with the DS1307 acknowledging each byte received. The master will

generate a stop condition to terminate the data write.

#### DATA WRITE - SLAVE RECEIVER MODE Figure 6



2. Slave transmitter mode( DS1307 read mode): The first byte is received and handled as in the slave

receiver mode. However, in this mode, the \*direction bit will indicate that the transfer direction is

reversed. Serial data is transmitted on SDA by the DS1307 while the serial clock is input on SCL.

START and STOP conditions are recognized as the beginning and end of a serial transfer (See

Figure 7). The address byte is the first byte received after the start condition is generated by the

master. The address byte contains the 7-bit DS1307 address, which is 1101000, followed by the

\*direction bit (R/W) which, for a read, is a 1. After receiving and decoding the address byte the

device inputs an acknowledge on the SDA line. The DS1307 then begins to transmit data starting

with the register address pointed to by the register pointer. If the register pointer is not written to

before the initiation of a read mode the first address that is read is the last one stored in the



#### register

pointer. The DS1307 must receive a Not Acknowledge to end a read.

# DATA READ - SLAVE TRANSMITTER MODE Figure 7



\* This is a stress rating only and functional operation of the device at these or any other conditions above

those indicated in the operation sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods of time may affect reliability.

## **RECOMMENDED DC OPERATING CONDITIONS**

 $(0^{\circ} C \text{ to } 70^{\circ} C \text{ or } -40^{\circ} C \text{ to})$ 

+85° C)

| PARAMETER            | SYMBOL | MIN  | ТҮР | MAX     | UNITS | NOTES |
|----------------------|--------|------|-----|---------|-------|-------|
| Supply Voltage       | Vcc    | 4.5  | 5.0 | 5.5     | V     | 1     |
| Logic 1              | Vih    | 2.2  |     | Vcc+0.3 | V     | 1     |
| Logic 0              | VIL    | -0.3 |     | +0.8    | V     | 1     |
| VBAT Battery Voltage | VBAT   | 2.0  |     | 3.5     | V     | 1     |

## **DC ELECTRICAL CHARACTERISTICS**

 $(0^{\circ} \text{ C to } 70^{\circ} \text{ C or } -40^{\circ} \text{ C to } +85^{\circ} \text{ C}; \text{ VCC } =4.5\text{ V to } 5.5\text{ V})$ 

| PARAMETER      | SYMBOL | MIN | ТҮР | MAX | UNITS | NOTES |
|----------------|--------|-----|-----|-----|-------|-------|
| Input Leakage  | Ili    |     |     | 1   | uA    | 10    |
| I/O Leakage    | Ilo    |     |     | 1   | uA    | 11    |
| Logic 0 Output | Vol    |     |     | 0.4 | V     | 2     |



DS1307

| Active Supply Current                            | Icca  |     | 1   | mA | 9 |
|--------------------------------------------------|-------|-----|-----|----|---|
| Standby Current                                  | Iccs  |     | 500 | uA | 3 |
| Battery Current (OSC ON);<br>SQW/OUT OFF         | Ibati | 1   | 2   | uA | 4 |
| Battery Current (OSC ON);<br>SQW/OUT ON (32 kHz) | Ibat2 | 1.2 | 2   | uA | 4 |

## **AC ELECTRICAL CHARACTERISTICS**

| PARAMETER                                        | SYMBOL       | MIN | ТҮР  | MAX  | UNITS | NOTES |
|--------------------------------------------------|--------------|-----|------|------|-------|-------|
| SCL Clock Frequency                              | fscl         | 0   |      | 100  | kHz   |       |
| Bus Free Time Between a STOP and START Condition | <b>t</b> buf | 4.7 |      | 1    | us    |       |
| Hold Time (Repeated) START Condition             | thd:sta      | 4.0 |      |      | us    | 5     |
| LOW Period of SCL Clock                          | tlow         | 4.7 |      |      | us    |       |
| HIGH Period of SCL Clock                         | thigh        | 4.0 |      |      | us    |       |
| Set-up Time for a Repeated START<br>Condition    | tsu:sta      | 4.7 |      |      | us    |       |
| Data Hold Time                                   | thd:dat      | 0   |      |      | us    | 6,7   |
| Data Set-up Time                                 | tsu:dat      | 250 |      |      | ns    |       |
| Rise Time of Both SDA and SCL Signals            | tr           |     |      | 1000 | ns    |       |
| Fall Time of Both SDA and SCL Signals            | tr           |     |      | 300  | ns    |       |
| Set-up Time for STOP Condition                   | tsu:sto      | 4.7 |      |      | us    |       |
| Capacitive Load for each Bus Line                | Св           |     |      | 400  | pF    | 8     |
| I/O Capacitance                                  | Сио          |     | 10   |      | pF    |       |
| Crystal Specified Load Capacitance               |              |     | 12.5 |      | pF    |       |

## NOTES:

1. All voltages are referenced to ground.

2. Logic zero voltages are specified at a sink current of 5 mA at Vcc=4.5V, VoL=GND for capacitiveloads.

3. Iccs specified with Vcc=5.0V and SDA, SCL=5.0V.

4. VCC=0V, VBAT=3V.

5. After this period, the first clock pulse is generated.

6. A device must internally provide a hold time of at least 300 ns for the SDA signal (referred to the VIHMIN of the SCL signal) in order to bridge the undefined region of the falling edge of SCL.

7. The maximum thD:DAT has only to be met if the device does not stretch the LOW period (tLow) of the SCL signal.

- 8. CB total capacitance of one bus line in pF.
- 9. ICCA SCL clocking at max frequency = 100 kHz.
- 10. SCL only.
- 11. SDA and SQW/OUT



**E**<sup>®</sup>深圳市太古半导体有限公司

DS1307

Shenzhen Swire Emiconductor Co., Ltd.



EMICONDUCION

TIMING DIAGRAM Figure 8